Gidel FPGA Tools Speed Development with Intel’s HLS
by staff from High-Performance Computing News Analysis | insideHPC on (#37E09)
Today Gidel announced the availability of new development tools that take advantage of Intel's HLS, producing a speed increase of 5x over prior development options. Intel's High Level Synthesis (HLS) compiler turns untimed C++ into Register Transfer Level (RTL) - a low- level FPGA code. Gidel's development tools map board resources to application needs, and provide the glue between the host computer and the FPGA logic by building an Application Support Package (ASP). Gidel's tools provide access for software developers to be able to work with HLS, and simplify integration of new IP that may utilize HLS into existing designs.
The post Gidel FPGA Tools Speed Development with Intel's HLS appeared first on insideHPC.